rtl-llm/qwen2.5coder-32b-origen-verilog-vhdl-chisel-truncate-len1024
TEXT GENERATIONConcurrency Cost:2Model Size:32.8BQuant:FP8Ctx Length:32kPublished:Dec 9, 2025Architecture:Transformer0.0K Cold

The rtl-llm/qwen2.5coder-32b-origen-verilog-vhdl-chisel-truncate-len1024 is a 32.8 billion parameter language model based on the Qwen2.5 architecture. This model is specifically fine-tuned for generating and understanding hardware description languages (HDLs) such as Verilog, VHDL, and Chisel, with a notable context length of 131072 tokens. Its primary strength lies in assisting with digital circuit design and verification tasks by providing highly relevant code suggestions and analysis for RTL development.

Loading preview...

Popular Sampler Settings

Top 3 parameter combinations used by Featherless users for this model. Click a tab to see each config.

temperature
top_p
top_k
frequency_penalty
presence_penalty
repetition_penalty
min_p